Freescale-semiconductor MPC8260 Manual do Utilizador Página 9

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 136
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 8
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor vii
Contents
Paragraph
Number Title
Page
Number
2.5.1 PowerPC Exception Model........................................................................................ 2-21
2.5.2 PowerQUICC II Implementation-Specific Exception Model.................................... 2-22
2.5.3 Exception Priorities.................................................................................................... 2-25
2.6 Memory Management.................................................................................................... 2-25
2.6.1 PowerPC MMU Model.............................................................................................. 2-25
2.6.2 PowerQUICC II Implementation-Specific MMU Features....................................... 2-26
2.7 Instruction Timing.......................................................................................................... 2-27
2.8 Differences between the PowerQUICC II’s G2 Core and the
MPC603e Microprocessor ......................................................................................... 2-28
Chapter 3
Memory Map
Chapter 4
System Interface Unit (SIU)
4.1 System Configuration and Protection .............................................................................. 4-2
4.1.1 Bus Monitor ................................................................................................................. 4-3
4.1.2 Timers Clock................................................................................................................ 4-3
4.1.3 Time Counter (TMCNT).............................................................................................. 4-4
4.1.4 Periodic Interrupt Timer (PIT)..................................................................................... 4-5
4.1.5 Software Watchdog Timer ........................................................................................... 4-6
4.2 Interrupt Controller.......................................................................................................... 4-7
4.2.1 Interrupt Configuration................................................................................................ 4-8
4.2.1.1 Machine Check Interrupt ......................................................................................... 4-9
4.2.1.2 INT Interrupt............................................................................................................4-9
4.2.2 Interrupt Source Priorities............................................................................................ 4-9
4.2.2.1 SCC, FCC, and MCC Relative Priority................................................................. 4-12
4.2.2.2 PIT, TMCNT, PCI, and IRQ Relative Priority ...................................................... 4-13
4.2.2.3 Highest Priority Interrupt....................................................................................... 4-13
4.2.3 Masking Interrupt Sources......................................................................................... 4-13
4.2.4 Interrupt Vector Generation and Calculation............................................................. 4-14
4.2.4.1 Port C External Interrupts...................................................................................... 4-16
4.3 Programming Model...................................................................................................... 4-17
4.3.1 Interrupt Controller Registers.................................................................................... 4-17
4.3.1.1 SIU Interrupt Configuration Register (SICR)........................................................ 4-17
4.3.1.2 SIU Interrupt Priority Register (SIPRR)................................................................ 4-18
4.3.1.3 CPM Interrupt Priority Registers (SCPRR_H and SCPRR_L)............................. 4-19
4.3.1.4 SIU Interrupt Pending Registers (SIPNR_H and SIPNR_L) ................................ 4-21
4.3.1.5 SIU Interrupt Mask Registers (SIMR_H and SIMR_L)........................................ 4-22
4.3.1.6 SIU Interrupt Vector Register (SIVEC)................................................................. 4-24
Vista de página 8
1 2 3 4 5 6 7 8 9 10 11 12 13 14 ... 135 136

Comentários a estes Manuais

Sem comentários