Freescale Semiconductor DSP56364 Manual do Utilizador Página 32

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 184
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 31
Clock and PLL
DSP56364 24-Bit Digital Signal Processor Users Manual, Rev. 2
2-4 Freescale Semiconductor
2.4 Clock and PLL
2.5 External Memory Expansion Port (Port A)
When the DSP56364 enters a low-power standby mode (stop or wait), it tri-states the relevant port A
signals: D0–D7, AA0, AA1, RD, WR, CAS.
2.5.1 External Address Bus
GND
C
(1) Bus Control Ground—GND
C
is an isolated ground for the bus control I/O drivers. This connection must
be tied externally to all other chip ground connections. The user must provide adequate external
decoupling capacitors. There is one GND
C
connections.
GND
S
(3) SHI and ESAI —GND
S
is an isolated ground for the SHI and ESAI. This connection must be tied
externally to all other chip ground connections. The user must provide adequate external decoupling
capacitors. There are three GND
S
connections.
Table 2-4 Clock and PLL Signals
Signal
Name
Signal
Type
State during
Reset
Signal Description
EXTAL Input Input External Clock Input—An external clock source must be connected to EXTAL in
order to supply the clock to the internal clock generator and PLL.
PCAP Input Input PLL Capacitor—PCAP is an input connecting an off-chip capacitor to the PLL
filter. Connect one capacitor terminal to PCAP and the other terminal to V
CCP
.
If the PLL is not used, PCAP may be tied to V
CC
, GND, or left floating.
PINIT/NMI Input Input PLL Initial/Nonmaskable Interrupt—During assertion of RESET, the value of
PINIT/NMI
is written into the PLL Enable (PEN) bit of the PLL control register,
determining whether the PLL is enabled or disabled. After RESET
de assertion
and during normal instruction processing, the PINIT/NMI
Schmitt-trigger input is
a negative-edge-triggered nonmaskable interrupt (NMI) request internally
synchronized to internal system clock.
This input is 5 V tolerant.
Table 2-5 External Address Bus Signals
Signal
Name
Signal
Type
State during
Reset
Signal Description
A0–A17 Output Keeper active Address Bus—A0–A17 are active-high outputs that specify the address for
external program and data memory accesses. Otherwise, the signals are kept to
their previous values by internal weak keepers. To minimize power dissipation,
A0–A17 do not change state when external memory spaces are not being
accessed.
Table 2-3 Grounds (continued)
Ground Name Description
Vista de página 31
1 2 ... 27 28 29 30 31 32 33 34 35 36 37 ... 183 184

Comentários a estes Manuais

Sem comentários